# **User's Guide**

http://www.omega.com e-mail: info@omega.com

CIO-DAS6402/12 CIO-DAS6402/16

# TABLE OF CONTENTS

| CHAPTER 1: QUICK START,                                                   | 1    |
|---------------------------------------------------------------------------|------|
| ,1.1 Install the InstaCalTM software                                      | 1    |
| 1.2 Run InstaCalTM                                                        |      |
|                                                                           |      |
| CHAPTER 2: INTRODUCTION                                                   | 3    |
| 2.1 General Information                                                   |      |
|                                                                           |      |
| CHAPTER 3: INSTALLATION & CONFIGURATION                                   | 4    |
| 3.1 BASE ADDRESS                                                          | 5    |
| 3.2 D/A OUTPUT RANGE SWITCH (CIO-DAS6402/16 ONLY)                         | 5    |
| 3.3 D/A update mode (CIO-DAS6402/16 only)                                 | 5    |
|                                                                           |      |
| CHAPTER 4: SOFTWARE                                                       |      |
| 4.1 Custom software utilizing the Universal Library Driver                |      |
| 4.2 The use of a full integrated software package (e.g. Labtech Notebook) |      |
| 4.3 Direct register level programming                                     | 6    |
| CHAPTER 5: ANALOG CONNECTIONS                                             | 7    |
| 5.1 ANALOG INPUTS                                                         |      |
| 5.1.1 Single-Ended and Differential Inputs                                |      |
| 5.1.2 System Grounds and Isolation                                        |      |
| 5.2 Wiring Configurations                                                 |      |
| 5.2.1 Common Ground / Single-Ended Inputs                                 |      |
| 5.2.2 Common Ground / Differential Inputs                                 |      |
| 5.2.3 Common Mode Voltage < +/-10V / Single-Ended Inputs                  |      |
| 5.2.4 Common Mode Voltage < +/-10V / Differential Inputs                  |      |
| 5.2.5 Common Mode Voltage > +/-10V                                        |      |
| 5.2.6 Isolated Grounds / Single-Ended Inputs                              |      |
| 5.2.7 Isolated Grounds / Differential Inputs                              |      |
| 5.3 ANALOG OUTPUTS                                                        |      |
|                                                                           |      |
| CHAPTER 6: CIO-DAS6402 ARCHITECTURE                                       | . 15 |
| 6.1 CONTROL & DATA REGISTERS                                              | . 15 |
| 6.1.1 A/D Data word registers                                             | . 16 |
| 6.1.2 CHANNEL MUX HI/LO LIMITS WORD REGISTER                              | . 17 |
| 6.1.3 8-BIT DIGITAL I/O REGISTERS                                         |      |
| 6.1.4 DIGITAL TO ANALOG CONVERTER (ANALOG OUT) REGISTERS                  | . 18 |
| 6.1.5 STATUS REGISTER                                                     |      |
| 6.1.6 INTERRUPT AND PACER CONTROL REGISTER                                | . 22 |
| 6.1.7 TRIGGER CONTROL/ DAC RANGE SELECT REGISTER                          | 23   |
| 6.1.8 COMPATIBLE MODE CONTROL REGISTER                                    |      |
| 6.1.9 PACER CLOCK DATA AND CONTROL REGISTERS                              | . 26 |
|                                                                           |      |
|                                                                           | •    |
| CHAPTER 7: CALIBRATION AND TEST                                           | 28   |

| 7.1 REQUIRED EQUIPMENT                       | 28 |
|----------------------------------------------|----|
| 7.2 CALIBRATING THE A/D & D/A CONVERTERS     | 28 |
|                                              |    |
| CHAPTER 8: HELPFUL SIGNAL CONDITIONING HINTS |    |
| 8.1 VOLTAGE DIVIDERS                         |    |
| 8.2 LOW PASS FILTERS                         | 30 |
|                                              |    |
| APPENDIX A: CONNECTOR PINOUTS                | 31 |
|                                              |    |
| APPENDIX B: SPECIFICATIONS                   | 32 |
| B.1 CIO-DAS6402/16                           |    |
| B.2 CIO-DAS6402/12                           | 35 |

The installation and operation of all CIO-DAS6402 series boards is very similar. Throughout this manual we use CIO-DAS6402 as a generic designation for the CIO-DAS6402/12 and CIO-DAS6402/16. When required due to the differences in the boards, the specific board name is used.

The CIO-DAS6402 is easy to use. This quick start procedure will help you quickly and easily setup, install and test your board. We assume you already know how to open the PC and install expansion boards. If you are unfamiliar or uncomfortable with board installation, please refer to your computer's documentation.

We recommend you perform the software installation described in sections 1.1 and 1.2 below prior to installing the board in your computer. The *InstaCal<sup>TM</sup>* operations below will show you how to properly set the swtiches and jumpers on the board prior to physically installing the board in your computer.

## 1.1 INSTALL THE **INSTACAL**<sup>TM</sup> SOFTWARE

Windows (in its various forms) and DOS users install the program by running the Install.exe program supplied with your DAS-6402 software. It will create all required folders/directories and unpack the various pieces of compressed software. Simply run install and follow the on-screen instructions. Remember where the installed files are placed, as you will need to access them in the next step (the default location is on your main hard drive in a directory or folder named C:\CB\).

## 1.2 RUN $INSTACAL^{TM}$

To run *Insta*Cal<sup>TM</sup> in the various forms of Windows, find the file named InstaCal.exe using your file management system and double click your mouse on it. In DOS simply type *instacal* and press the *Enter* key.

Once running, *Insta*Cal<sup>TM</sup> provides four sub-menus (plus exit).

- 1. Select *Install* (either highlight it and hit enter of double click your mouse on it).
- 2. Select **Board #0** (select another number if Board #0 is already installed)
- 3. Select Board Type
- 4. Move through the selections and highlight the particular board you are installing (e.g. CIO-DAS6402/16 or CIO-DAS6402/12). Either double click on the board or hit enter.

5. The board's default settings are then displayed. The board's defaults are:

Base Address 300H (768 Decimal).

Interrupt level 5

# of Channels 64 Channels, Single-Ended.

A/D Ranges Bipolar Clock Edge Rising D/A #0 Range +/- 5V D/A #1 Range +/- 5V

- 6. You are now ready to install the board in your computer. Open your PC (after turning off the power) and install the board. After the board is installed and the computer is closed up, turn the power back on.
- 7. Run *Insta*Cal<sup>TM</sup> again, and at the main menu select *Test*.
  - a. Select the board you just installed
  - b. Select Input, and then CH 0
  - c. Select Source, and then DAC0
  - d. Select **Plot**, the required connections to complete the test will then be shown on your computer screen. Either use the jumper wires provided with the board to make the connections directly on the board's I/O connector, or make the connection with a jumper wire on your Screw Terminal Adapter board.
- 8. Once you have connected the D/A output to the A/D input, proceed and plot the waveform. You should observe a sawtooth waveform. If you do, your board is installed and working properly. If not we suggest the following.
  - a. make certain you have connected the correct pins according to the connector diagram.
  - b. go back through the installation procedure and make sure you have installed the board according to the instructions.

If this does not get you to the sawtooth waveform display, please call us for additional assistance.

### 2.1 GENERAL INFORMATION

Congratulations on your purchase of the CIO-DAS6402/16 and/or CIO-DAS6402/12. With 32 differential or 64 single-ended input, these boards set the standard for high channel count analog I/O on the ISA bus. Offering sample rates as high as 330 Khz (100 Khz for the 16-bit version), the CIO-DAS6402 is unparalleled with its combination of high speed, high channel count, high resolution and low cost! Utilizing a 100 pin connector, the CIO-DAS6402 is the first board to approach such large channel counts without the requirement for slow and costly external expansion boards.

The board's analog input ranges are entirely software selectable in bipolar ranges from  $\pm 10$  to  $\pm 1.25$  Volts and unipolar ranges from 0-10 to 0-1.25 Volts. The A/D converter may be triggered externally, or internally based on edge or level trigger sources. The board supports standard (post) and pretrigger operation and so is ideally suited for continuous, scheduled or event triggered data acquisition.

High speed data acquisition without the chance of a lost sample is assured by the boards' use of the REP INSW data transfers and the onboard 1Kilosample FIFO memory. In addition to the analog input section, each board also provides 2 channels of analog output, 8-bits of digital input, 8-bits of digital output as well as a variety of counter/timer functionality.

All CIO-DAS6402 functions are fully supported by UniversalLibrary<sup>TM</sup> software package. This software provides upper level programming support for all DOS and Windows based operating systems. The CIO-DAS6402 is also shipped complete with *Insta*Cal<sup>TM</sup>, a powerful and easy to use installation, test and calibration software package.

## **Chapter 3: INSTALLATION & CONFIGURATION**

The CIO-DAS6402 has a variety of switches and jumpers to set before installing the board in your computer. By far the simplest way to configure your board is to use the *Insta*Cal<sup>TM</sup> program provided as part of your CIO-DAS6402 software package. *Insta*Cal<sup>TM</sup> will show you all available options, how to configure the various switches and jumpers to match your application requirements, and will create a configuration file that your application software (and the Universal Library) will refer to so the software you use will automatically know the exact configuration of the board.

Please refer to Chapter 1 regarding the installation and operation of *Insta*Cal<sup>TM</sup>. The following hard copy information is provided as a matter of completeness, and will allow you to set the hardware configuration of the CIO-DAS6402 board if you do not have immediate access to *Insta*Cal<sup>TM</sup> and/or your computer. The locations of each of the switches and jumpers are shown in the diagrams below.



BASE ADDRESS SWITCH

## CIO-DAS6402/12



CIO-DAS6402/16

## 3.1 BASE ADDRESS

Unless there is already a board in your system using address 300 HEX (768 Decimal), you can leave the switches as they are set at the factory. In the example shown below, the CIO-DAS6402 is set at base address 300H



BASE ADDRESS SWITCH - Address 300H shown here.

## 3.2 D/A OUTPUT RANGE SWITCH (CIO-DAS6402/16 ONLY)

The analog output ranges of the CIO-DAS6402/12 are set via software.

The analog output ranges of the CIO-DAS6402/16 are set by dip switches on the board. The diagram below shows the allowable switch settings and ranges.



CIO-DAS6402/16 Analog Output Configuration Switch (shown as +/- 10 Volt full-scale)

| Range     | SW 1 | SW 2 | SW3 | SW 4 | SW 5 |
|-----------|------|------|-----|------|------|
| ±10.0 V   | DN   | UP   | DN  | UP   | DN   |
| ±5.0 V    | DN   | UP   | DN  | DN   | UP   |
| ±2.5 V    | DN   | UP   | DN  | DN   | DN   |
| 0 - 10 V  | UP   | DN   | UP  | UP   | DN   |
| 0 - 5.0 V | UP   | DN   | UP  | DN   | UP   |
| 0 - 2.5 V | UP   | DN   | UP  | DN   | DN   |

## 3.3 D/A UPDATE MODE (CIO-DAS6402/16 ONLY)

The analog outputs can be configured to update independently or simultaneously. The update mode is set by a jumper on the CIO-DAS6402/16. This jumper is shown below.

Place the jumper on the XFER side for simultaneous update. Place the jumper on the UPDATE side for independent operation.



There are three common types of data acquisition software used with the CIO-DAS6402. These are: Custom software utilizing the UniversalLibrary, using a fully integrated software package (e.g. Labtech Notebook), direct register level programming.

## 4.1 CUSTOM SOFTWARE UTILIZING THE UNIVERSAL LIBRARY

The most popular software option for CIO-DAS6402 is writing a program using Universal Library. The Universal Library takes care of all the board I/O commands and lets you concentrate on the application part of the software. For additional information regarding using the Universal Library, please refer to the documentation supplied with the Universal Library.

## 4.2 FULLY INTEGRATED SOFTWARE PACKAGES (E.G. LABTECH NOTEBOOK)

Many customers also take advantage of the power and simplicity offered by one of the upper level data acquisition packages. Please refer to the package's documentation for setup and usage details.

#### 4.3 DIRECT REGISTER LEVEL PROGRAMMING.

Though uncommon, some applications do not allow the use of our Universal Library, and are not a good match for an upper level package. For these sophisticated programmers, we provide a detailed register mapping in Chapter 6.

InstaCal<sup>TM</sup> is a complete installation, calibration and test package. Use it to guide the installation procedure and to calibrate your data acquisition board. InstaCal also creates a configuration file required for programmers who use the Universal Library programming libraries.

#### 5.1 ANALOG INPUTS

Analog signal connection is one of the most challenging aspects of applying a data acquisition board. If you are an Analog Electrical Engineer then this section is not for you, but if you are like most PC data acquisition users, the best way to connect your analog inputs may not be obvious. Though complete coverage of this topic is well beyond the scope of this manual, the following section provides some explanations and helpful hints regarding these analog input connections. This section is designed to help you achieve the optimum performance from your CIO-DAS6402 series board.

Prior to jumping into actual connection schemes, you should have at least a basic understanding of Single-Ended/Differential inputs and system grounding/isolation. If you are already comfortable with these concepts you may wish to skip to the next section (on wiring configurations).

## 5.1.1 Single-Ended and Differential Inputs

The CIO-DAS6402 provides either 32 differential or 64 single-ended input channels. The concepts of single-ended and differential inputs are discussed in the following section.

## Single-Ended Inputs

A single-ended input measures the voltage between the input signal and ground. In this case, in single-ended mode the CIO-DAS6402 measures the voltage between the input channel and LLGND. The single-ended input configuration requires only one physical connection (wire) per channel and allows the CIO-DAS6402 to monitor more channels than the (2-wire) differential configuration using the same connector and onboard multiplexor. However, since the CIO-DAS6402 is measuring the input voltage relative to its own low level ground, single-ended inputs are more susceptible to both EMI (Electro Magnetic Interference) and any ground noise at the signal source. The following diagrams show the single-ended input configuration





Single-ended input with Common Mode Voltage

## Differential Inputs

Differential inputs measure the voltage between two distinct input signals. Within a certain range (referred to as the common mode range), the measurement is almost independent of signal source to CIO-DAS6402 ground variations. A differential input is also much more immune to EMI than a single-ended one. Most EMI noise induced in one lead is also induced in the other, the input only measures the difference between the two leads, and the EMI common to both is ignored. This effect is a major reason there is twisted pair wire as the twisting assures that both wires are subject to virtually identical external influence. The diagram below shows a typical differential input configuration.





Before moving on to the discussion of grounding and isolation, it is important to explain the concepts of common mode, and common mode range (CM Range). Common mode voltage is depicted in the diagram above as Vcm. Though differential inputs measure the voltage between two signals, without (almost) respect to the either signal's voltages relative to ground, there is a limit to how far away from ground either signal can go. Though the CIO-DAS6402 has differential inputs, it will not measure the difference between 100V and 101V as 1 Volt (in fact the 100V would destroy the board!). This limitation or common mode range is depicted graphically in the following diagram. The CIO-DAS6402 common mode range is +/- 10 Volts. Even in differential mode, no input signal can be measured if it is more than 10V from the board's low level ground (LLGND).



## 5.1.2 SYSTEM GROUNDS AND ISOLATION

There are three scenarios possible when connecting your signal source to your CIO-DAS6402 board.

- 1. The CIO-DAS6402 and the signal source may have the same (or **common**) ground. This signal source may be connected directly to the CIO-DAS6402.
- 2. The CIO-DAS6402 and the signal source may have an offset voltage between their grounds (AC and/or DC). This offset it commonly referred to a common mode voltage. Depending on the magnitude of this voltage, it may or may not be possible to connect the CIO-DAS6402 directly to your signal source. We will discuss this topic further in a later section.
- 3. The CIO-DAS6402 and the signal source may already have **isolated grounds**. This signal source may be connected directly to the CIO-DAS6402.

## Which system do you have?

Try the following experiment. Using a battery powered voltmeter\*, measure the voltage (difference) between the ground signal at your signal source and at your PC. Place one voltmeter probe on the PC ground and the other on the signal source ground. Measure both the AC and DC Voltages.

\*If you do not have access to a voltmeter, skip the experiment and take a look a the following three sections. You may be able to identify your system type from the descriptions provided.

If both AC and DC readings are 0.00 volts, you may have a system with common grounds. However, since voltmeters will average out high frequency signals, there is no guarantee. Please refer to the section below titled *Common Grounds*.

If you measure reasonably stable AC and DC voltages, your system has an offset voltage between the grounds category. This offset is referred to as a Common Mode Voltage. Please be careful to read the following warning and then proceed to the section describing *Common Mode* systems.

#### WARNING

If either the AC or DC voltage is greater than 10 volts, do not connect the CIO-DAS6402 to this signal source. You are beyond the boards usable common mode range and will need to either adjust your grounding system or add special Isolation signal conditioning to take useful measurements. A ground offset voltage of more than 30 volts will likely damage the CIO-DAS6402 board and possibly your computer. Note that an offset voltage much greater than 30 volts will not only damage your electronics, but it may also be hazardous to your health.

This is such an important point, that we will state it again. If the voltage between the ground of your signal source and your PC is greater than 10 volts, your board will not take useful measurements. If this voltage is greater than 30 volts, it will likely cause damage, and may represent a serious shock hazard! In this case you will need to either reconfigure your system to reduce the ground differentials, or purchase and install special electrical isolation signal conditioning.

If you cannot obtain a reasonably stable DC voltage measurement between the grounds, or the voltage drifts around considerably, the two grounds are most likely isolated. The easiest way to check for isolation is to change your voltmeter to it's ohm scale and measure the resistance between the two grounds. It is recommended that you turn both systems off prior to taking this resistance measurement. If the measured resistance is more than 100 Kohm, it's a fairly safe bet that your system has electrically *isolated grounds*.

#### Systems with Common Grounds

In the simplest (but perhaps least likely) case, your signal source will have the same ground as the CIO-DAS6402. This would typically occur when providing power or excitation to your signal source directly from the CIO-DAS6402. There may be other common ground configurations, but it is important to note that any voltage between the CIO-DAS6402 ground and your signal ground is a potential error voltage if you set up your system based on a common ground assumption.

As a safe rule of thumb, if your signal source or sensor is not connected directly to an LLGND pin on your CIO-DAS6402, it's best to assume that you do not have a common ground even if your voltmeter measured 0.0 Volts. Configure your system as if there is ground offset voltage between the source and the CIO-DAS6402. This is especially true if you are using either the CIO-DAS6402/16 or the CIO-DAS6402/12 at high gains, since ground potentials in the sub millivolt range will be large enough to cause A/D errors, yet will not likely be measured by your handheld voltmeter.

#### Systems with Common Mode (ground offset) Voltages

The most frequently encountered grounding scenario involves grounds that are somehow connected, but have AC and/or DC offset voltages between the CIO-DAS6402 and signal source grounds. This offset voltage my be AC, DC or both and may be caused by a wide array of phenomena including EMI pickup, resistive voltage drops in ground wiring and connections, etc. Ground offset voltage is a more appropriate term to describe this type of system, but since our goal is to keep things simple, and help you make appropriate connections, we'll stick with our somewhat loose usage of the phrase Common Mode.

#### **Small Common Mode Voltages**

If the voltage between the signal source ground and CIO-DAS6402 ground is small, the combination of the ground voltage and input signal will not exceed the CIO-DAS6402's +/-10V common mode range, (i.e. the voltage between grounds, added to the maximum input voltage, stays within +/-10V), This input is compatible with the CIO-DAS6402 and the system may be connected without additional signal conditioning. Fortunately, most systems will fall in this category and have a small voltage differential between grounds.

#### **Large Common Mode Voltages**

If the ground differential is large enough, the CIO-DAS6402's +/- 10V common mode range will be exceeded (i.e. the voltage between CIO-DAS6402 and signal source grounds, added to the maximum input voltage you're trying to measure exceeds +/-10V). In this case the CIO-DAS6402 cannot be directly connected to the signal source. You will need to change your system grounding configuration or add isolation signal conditioning. (Please look at our ISO-RACK and ISO-5B-series products to add electrical isolation, or give our technical support group a call to discuss other options.)

#### **NOTE**

Relying on the earth prong of a 120VAC for signal ground connections is not advised. Different ground plugs may have large and potentially even dangerous voltage differentials. Remember that the ground pins on 120VAC outlets on different sides of the room may only be connected in the basement. This leaves the possibility that the "ground" pins may have a significant voltage differential (especially if the two 120 VAC outlets happen to be on different phases!)

#### CIO-DAS6402 and signal source already have isolated grounds

Some signal sources will already be electrically isolated from the CIO-DAS6402. The diagram below shows a typical isolated ground system. These signal sources are often battery powered, or are fairly expensive pieces of equipment (since isolation is not an inexpensive proposition), isolated ground systems provide excellent performance, but require some extra effort during connections to assure optimum performance is obtained. Please refer to the following sections for further details.

#### 5.2 WIRING CONFIGURATIONS

Combining all the grounding and input type possibilities provides us with the following potential connection configurations. The combinations along with our recommendations on usage are shown in the chart below.

| Ground Category                  | Input Configuration | Our view                              |
|----------------------------------|---------------------|---------------------------------------|
| Common Ground                    | Single-Ended Inputs | Recommended                           |
| Common Ground                    | Differential Inputs | Acceptable                            |
| Common Mode<br>Voltage < +/-10V  | Single-Ended Inputs | Not Recommended                       |
| Common Mode<br>Voltage < +/-10V  | Differential Inputs | Recommended                           |
| Common Mode<br>Voltage > +/- 10V | Single-Ended Inputs | Unacceptable without adding Isolation |
| Common Mode<br>Voltage > +/-10V  | Differential Inputs | Unacceptable without adding Isolation |
| Already Isolated Grounds         | Single-ended Inputs | Acceptable                            |
| Already Isolated<br>Grounds      | Differential Inputs | Recommended                           |

The following sections depicts recommended input wiring schemes for each of the 8 possible input configuration/grounding combinations.

#### 5.2.1 Common Ground / Single-Ended Inputs

Single-ended is the recommended configuration for common ground connections. However, if some of your inputs are common ground and some are not, we recommend you use the differential mode. There is no performance penalty (other than loss of channels) for using a differential input to measure a common ground signal source. However the reverse is not true. The diagram below shows a recommended connection diagram for a common ground / single-ended input system



## 5.2.2 Common Ground / Differential Inputs

The use of differential inputs to monitor a signal source with a common ground is a acceptable configuration though it requires more wiring and offers fewer channels than selecting a single-ended configuration. The diagram below shows the recommended connections in this configuration.



## 5.2.3 Common Mode Voltage < +/-10V / Single-Ended Inputs

This is not a recommended configuration. In fact, the phrase common mode has no meaning in a single-ended system and this case would be better described as a system with offset grounds. Anyway, you are welcome to try this configuration, no system damage should occur and depending on the overall accuracy you require, you may receive acceptable results.

#### 5.2.4 Common Mode Voltage < +/-10V / Differential Inputs

Systems with varying ground potentials should always be monitored in the differential mode. Care is required to assure that the sum of the input signal and the ground differential (referred to as the common mode voltage) does not exceed the common mode range of the A/D board (+/-10V on the CIO-DAS6402). The diagram below show recommended connections in this configuration.



### 5.2.5 Common Mode Voltage > +/-10V

The CIO-DAS6402 will not directly monitor signals with common mode voltages greater than +/-10V. You will either need to alter the system ground configuration to reduce the overall common mode voltage, or add isolated signal conditioning between the source and your board.





#### 5.2.6 Isolated Grounds / Single-Ended Inputs

Single-ended inputs can be used to monitor isolated inputs, though the use of the differential mode will increase you system's noise immunity. The diagram below shows the recommended connections is this configuration.



## 5.2.7 Isolated Grounds / Differential Inputs

Optimum performance with isolated signal sources is assured with the use of the differential input setting. The diagram below shows the recommend connections is this configuration.



#### 5.3 ANALOG OUTPUTS

Analog outputs are simple voltage outputs which can be connected to any device which will record, display or be controlled by a voltage. The CIO-DAS6402 analog outputs are 4 quadrant multiplying DACs. This means that they accept an input voltage reference and provide an output voltage which is inverse to the reference voltage and proportional to the digital value in the output register.

For example, the supplied reference of -5V provides a +5V output when the value in the output register is 4095 (full scale at 12-bits of resolution). It provides a value of 2.5V when the value in the output register is 2048.

The output ranges of the CIO-DAS6402/12 are set by software. The output ranges of the CIO-DAS6402/16 are set by dip switch. Please refer to chapter 3 for information regarding setting these switches.

#### 6.1 CONTROL & DATA REGISTERS

The CIO-DAS6402 is controlled and monitored by writing to and reading from 16 distinct I/O addresses. The first address is referred to as the BASE ADDRESS (BADR) and is set by a bank of switches on the board. All other addresses are located at the BASE ADDRESS plus a specified offset.

Registers are easy to read from and write to, though to create a complete data acquisition software program at the register level is a significant undertaking. Unless there is a specific reason that you need to write your program at the register lever, we highly recommend the use of our Universal Library.

The method of programming required to set/read bits from bytes is beyond the scope of this manual. It will be covered in most Introduction To Programming books, available from a book store. The remainder of this chapter is included for those who wish to write their own register level programs

In summary form, the registers and their function are listed on the following table. Within each register are 8 bits which may constitute a byte of data or 8 individual bit set/read functions.

| ADDRESS  | READ FUNCTION                             | WRITE FUNCTION                      |
|----------|-------------------------------------------|-------------------------------------|
| BASE     | A/D bits 0(LSB) - 3 & Channel #           | Software Start A/D Conversion       |
| BASE + 1 | A/D Bits 4 -11 (MSB)                      | None                                |
| BASE     | A/D bits 0(LSB) - 7                       | Software Start A/D Conversion       |
| BASE + 1 | A/D Bits 8 - 15 (MSB)                     | None                                |
| BASE + 2 | 8/16 Channel Mux                          | 8/16 Channel Mux / Reset FIFO       |
| BASE + 3 | Digital Input bits 0-3 / External control | Digital Output Bits 0-3             |
| BASE + 4 | None                                      | D/A 0 Bits 0-3                      |
| BASE + 5 | None                                      | D/A 0 Bits 4-11                     |
| BASE + 6 | None                                      | D/A 1 Bits 0-3                      |
| BASE + 7 | None                                      | D/A 1 Bits 4-11                     |
| BASE + 8 | EOC, UNI/BIP, SEDIFF, Mux                 | Reset interrupt flip-flop           |
| BASE + 9 | DMA Enable, Interrupt, Pacer Source       | DMA Enable, Interrupt, Pacer Source |
| BASE +10 | DAC range, TRIG0/CTR0                     | DAC range, TRIG0/CTR0               |
| BASE +11 | DMA, U/B, SEDIFF, MODE, A/D Gain          | MODE, A/D Gain Control              |
| BASE +12 | Counter 0 Data                            | Counter 0 Data                      |
| BASE +13 | CTR 1 Data - A/D Pacer Clock              | CTR 1 Data - A/D Pacer Clock        |
| BASE +14 | CTR 2 Data - A/D Pacer Clock              | CTR 2 Data - A/D Pacer Clock        |
| BASE +15 | None. No read back on 8254                | 8254 Counter Control Register       |

## DAS6402 I/O Map - COMPATIBLE Mode

(BOLD indicates register definition for DAS6402/16)

| ADDRESS  | READ FUNCTION                             | WRITE FUNCTION                         |
|----------|-------------------------------------------|----------------------------------------|
| BASE     | A/D bits 0(LSB) -11 (MSB) (Word)          | Software Start A/D Conversion          |
| BASE     | A/D bits 0(LSB) -15 (MSB) (Word)          | Software Start A/D Conversion          |
| BASE + 1 | Do not use, use BASE only                 | None                                   |
| BASE + 2 | Post-Trigger Index Counter                | 32/64 Channel Mux (Word) /Reset FIFO   |
| BASE + 3 | Digital Input bits 0-7 / External control | Digital Output Bits 0-7                |
| BASE + 4 | None                                      | D/A 0 Bits 0-3                         |
| BASE + 5 | None                                      | D/A 0 Bits 4-11                        |
| BASE + 6 | None                                      | D/A 1 Bits 0-3                         |
| BASE + 7 | None                                      | D/A 1 Bits 4-11                        |
| BASE + 8 | FIFO, Interrupt Status, Clock rate        | Extend modes and clear interrupts      |
| BASE + 9 | Burst Enable, Interrupt, Pacer Source     | Burst Enable, Interrupt, Pacer Source  |
| BASE +10 | DAC range, Pacer clock control            | DAC range, Pacer clock control         |
| BASE +11 | UB,SEDIFF,MODE,Int source, ADGain         | UB,SEDIFF,MODE,Int source, ADGain      |
| BASE +12 | CTR 0 Data: (Residual/ End of acq)        | CTR 0 Data: Preload for residual count |
| BASE +13 | CTR 1 Data - A/D Pacer Clock              | CTR 1 Data - A/D Pacer Clock           |
| BASE +14 | CTR 2 Data - A/D Pacer Clock              | CTR 2 Data - A/D Pacer Clock           |
| BASE +15 | None. No read back on 8254                | 8254 Counter Control Register          |

## DAS6402 I/O Map - ENHANCED Mode

(BOLD indicates register definition for DAS6402/16)

#### 6.1.1 A/D Data word registers

In Enhanced Mode, two of the data registers are configured for 'Word' reads or writes, as opposed to performing the I/O operation as separate byte reads or writes. These two registers are the A/D Data Register at the BASE+0, and the Channel Mux Hi/Lo Register at BASE+2. Any IO accesses (reads or writes) to either of these registers will be interpreted by the DAS6402 board as Word IO.

#### A/D DATA WORD REGISTER - 12 BIT

BASE + 0

READ/WRITE

| Example, 300 HEX, | 768 Decimal |
|-------------------|-------------|
|-------------------|-------------|

| KL/ID/ | TITLE       |      |     |     |     |     |     |     |     |     |     |            |     |     |     |     |
|--------|-------------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|-----|-----|-----|-----|
|        | 15          | 14   | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4          | 2   | 3   | 1   | 0   |
| ENH    | AD11<br>MSB | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0<br>LSB | 0   | 0   | 0   | 0   |
| COM    | AD11<br>MSB | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0<br>LSB | MA3 | MA2 | MA1 | MA0 |

A read/write register. The A/D Data Register is configured as a word because REP INSW can be used to quickly read data from the board, allowing for higher A/D conversion rates than would be possible if using DMA, which accesses the A/D data as two bytes.

#### **READ**

On read, the 12-bit ADC value is presented in 'left-justified' format, with the most-significant ADC bit occupying the data word bit position #15; the least-significant ADC bit occupies bit position #4 of the data word.

#### WRITE

A write to the base address will cause an A/D conversion, (Bits 0&1 of BASE+9 must be 0.)

ENHANCED MODE: The channel tag is not available in enhanced mode, thus the lowest four bits of the data word will be read back as zero.

COMPATIBLE MODE: The channel tag is available in compatible mode, occupying the lowest four bits of the data word.

### A/D DATA WORD REGISTER - 16 BIT

BASE + 0

Example, 300 HEX, 768 Decimal

#### READ/WRITE

|     | 15          | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 2   | 3   | 1   | 0          |
|-----|-------------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|
| ENH | AD15<br>MSB | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0<br>LSB |
| COM | AD15<br>MSB | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0<br>LSB |

#### **READ**

On read, the 16-bit ADC value is presented in 'left-justified' format, with the most-significant ADC bit occupying the data word bit position #15; the least-significant ADC bit occupies bit position #0 of the data word.

#### WRITE

A write to the base address will cause an A/D conversion, (Bits 0&1 of BASE+9 must be 0.)

Whether in ENHANCED or COMPATIBLE MODE, there is no channel tag.

#### 6.1.2 CHANNEL MUX HI/LO LIMITS WORD REGISTER

#### BASE ADDRESS +2

Example, 302 HEX, 770 Decimal

#### WRITE

|     | 15 | 14 | 13   | 12   | 11   | 10   | 9    | 8    | 7  | 6  | 5   | 4   | 2   | 3   | 1   | 0   |
|-----|----|----|------|------|------|------|------|------|----|----|-----|-----|-----|-----|-----|-----|
| ENH | -  | -  | HI 5 | HI 4 | HI 3 | HI 2 | HI 1 | HI 0 | -  | -  | LO5 | LO4 | LO3 | LO2 | LO1 | LO0 |
| COM | -  | -  | -    | -    | -    | -    | -    | -    | 8H | 4H | 2H  | 1H  | 8L  | 4L  | 2L  | 1L  |

#### WRITE

Writing to this register clears the FIFO.

#### **ENHANCED MODE**:

This register is configured as a Word to allow for additional bits, two for the low channel limit and two for the high channel limit, which are used to generate the 6-bit counter sequence. This register cannot be accessed as two separate byte writes, access must be done as an entire word. If a byte write to address 302 is attempted, then the HI0-HI5 data will be undefined. If a byte write to address 303 is attempted, the board will assume that the data is to be written to the DOUT register.

When this register is written, the analog input multiplexers are set to the channel specified in LO0-LO5. After each conversion, the input multiplexers increment to the next channel, reloading to the "LO" channel after the "HI" channel is reached.

### **READ**

Used to return the pre-trigger index value as was done by an 8254 counter.

#### **COMPATIBLE MODE**:

### READ/WRITE

The mux register operates as the DAS1600 series. The lower 8 bits are separated in 2 nibbles; the upper 4 bits represent the upper channel and the lower 4 bits represent the lower channel. For example: to scan channels 2 through 5, write the hex value 52 to Base + 2. The upper 8 bits in this register are written to but cannot be read and do not affect the mux sequencing circuit.

#### 6.1.3 8-BIT DIGITAL I/O REGISTERS

BASE ADDRESS +3

#### **READ**

|   | 7   | 6   | 5   | 4   | 2   | 3            | 1            | 0             |
|---|-----|-----|-----|-----|-----|--------------|--------------|---------------|
| I | DI7 | DI6 | DI5 | DI4 | DI3 | DI2<br>GATE0 | DI1<br>XTRIG | DIO<br>XPACER |

The signals present at the 8 digital inputs are read as one byte. Three of the pins have special functions in addition to digital input.:

XPACER/DI0 External Pacer: Starts an A/D Conversion on each active edge. XTRIG/DI1 External Trigger: Causes an entire acquisition to start or stop.

GATEO/DI2 Gate for CTRO Used in Compatible mode only.

These special functions are optionally enabled in software, and are explained below. External Interrupt is enabled at BASE +9, External Pacer and External Trigger are enabled at BASE +10. Please see those register descriptions for details.

#### **WRITE**

| 7   | 6   | 5   | 4   | 2   | 3   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| DO7 | DO6 | DO5 | DO4 | DO3 | DO2 | DO1 | DO0 |

All of the 8 bits are latched TTL outputs.

#### 6.1.4 DIGITAL TO ANALOG CONVERTER (ANALOG OUT) REGISTERS

## D/A 0 REGISTERS

| R  | Δ 9        | SF.   | Δ             | D | DE  | 2F          | 22     | +4 |
|----|------------|-------|---------------|---|-----|-------------|--------|----|
| D. | <b>∠</b> 1 | ) L 🔾 | $\overline{}$ | u | 171 | <b>\</b> L. | . ). ) |    |

| Example, | 304 | HEX. | 772 | Decimal |
|----------|-----|------|-----|---------|
|          |     |      |     |         |

| 6402/ | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|------|------|------|------|------|------|------|
| 12BIT | D/A3 | D/A2 | D/A1 | D/A0 | 0    | 0    | 0    | 0    |
| 16BIT | D/A7 | D/A6 | D/A5 | D/A4 | D/A3 | D/A2 | D/A1 | D/A0 |

BASE ADDRESS +5

| Example. | 305 | HEX    | 773 | Decima | ı |
|----------|-----|--------|-----|--------|---|
| LAambic. | 202 | 1111/2 | 113 | Decima | ı |

| 6402/ | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-------|-------|-------|-------|-------|-------|-------|------|------|
| 12BIT | D/A11 | D/A10 | D/A9  | D/A8  | D/A7  | D/A6  | D/A5 | D/A4 |
| 16BIT | D/A15 | D/A14 | D/A13 | D/A12 | D/A11 | D/A10 | D/A9 | D/A8 |

#### **D/A 1 REGISTERS**

BASE ADDRESS +6

| Example. | , 306 | HEX, | 774 | Decimal |
|----------|-------|------|-----|---------|
|----------|-------|------|-----|---------|

| 6402/ | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|------|------|------|------|------|------|------|
| 12BIT | D/A3 | D/A2 | D/A1 | D/A0 | 0    | 0    | 0    | 0    |
| 16BIT | D/A7 | D/A6 | D/A5 | D/A4 | D/A3 | D/A2 | D/A1 | D/A0 |

BASE ADDRESS +7

| T 1      | 207  | TITITI |      | D 1       |
|----------|------|--------|------|-----------|
| Example. | 301/ | HHX    | 11/5 | I lecimal |
| Laambic. | 201  | 1111/1 | 113  | Decimal   |

| 6402/ | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-------|-------|-------|-------|-------|-------|-------|------|------|
| 12BIT | D/A11 | D/A10 | D/A9  | D/A8  | D/A7  | D/A6  | D/A5 | D/A4 |
| 16BIT | D/A15 | D/A14 | D/A13 | D/A12 | D/A11 | D/A10 | D/A9 | D/A8 |

#### WRITE ONLY

#### 6402/12

Each 12 bit D/A output line has two 8-bit registers. The first contains the 4 least significant bits of the data and 4 'don't care' bits. The second register contains the 8 most significant bits of the data.

Data can be written as two successive bytes or as one word. When two bytes are written, the lower address byte must be written first, and then the higher byte, as the DAC output is updated when the higher byte is written.

When the data is written as a single word, the most significant bit of the DAC data is the most significant bit of the word. The CPU will automatically write the data to the board as two successive bytes, writing the low and then the high byte.

## 6402/16

Each 16 bit D/A output line has two 8-bit registers. The first contains the 8 least significant bits of the data and the second register contains the 8 most significant bits of the data. The data is written as two successive bytes - the lower address first (or LSB's) followed by the higher address (or MSB's).

The 6402/16 also has a jumper (HD1) to select either individual update (UPDATE) or simultaneous updating (XFER) of both DAC's. In UPDATE mode, when the higher address is written, that DAC is updated. In XFER mode, after both DAC's are loaded, a Read cycle to any of the DAC registers with update both DAC's simultaneously.

#### 6.1.5 STATUS REGISTER

BASE ADDRESS + 8

Example, 308 HEX, 776 Decimal

#### **READ**

|     | 7       | 6      | 5      | 4   | 3    | 2     | 1     | 0    |
|-----|---------|--------|--------|-----|------|-------|-------|------|
| ENH | 1/10MHz | INDGT  | XTRIG  | INT | XINT | FFULL | FHALF | FFNE |
| COM | EOC     | UNIBIP | SEDIFF | INT | MA3  | MA2   | MA1   | MA0  |

Description of Status Register read bits:

#### ENHANCED MODE:

1/10MHz - Internal Pacer clock source. =1, Pacer clock is 10MHz, =0, Pacer clock is 1MHz.

**INDGT** - Index Gate. Signals when the index counter has been shut off due to FIFO going Half Full. = 0, index counter active or flip-flop has been reset (by CLRXTR), =1, index counter has been shut off.

**XTRIG** - State of external trigger flop, used when edge-triggering. =1, the trigger has been activated, =0 idle or not active. Cleared by CLRXTR.

**INT** - State of interrupt flop, from 1 of 4 sources on the board. =1, the flip-flop indicates an interrupt condition, =0 no interrupt. Cleared by CLRINT. See BASE + 9 for interrupt enable and interrupt level and BASE + 11 for interrupt sources.

**XINT** - State of external interrupt flop, acts independently of on-board interrupt sources. =1, external interrupt occurred, =0 no external interrupt. Cleared by CLRXIN.

FFULL - latched status of FIFO Full condition.

= 1, FIFO exceeded full state, data may have been lost, = 0, FIFO has not exceeded full state.

FHALF - indicates if FIFO is above or below half-full. Can be used as an interrupt source for REP INSW ADC.

= 1, FIFO is above half-full. = 0, FIFO is at or below half-full. (not latched)

**FFNE** - Not empty state of FIFO. Can be used as interrupt for single conversion ADC mode.

= 1, FIFO is not empty (contains ADC data). = 0 FIFO is empty (has no ADC data).

### COMPATIBLE MODE:

**EOC** - End-of-conversion, 1 = busy, 0 = conversion complete.

**UNIBIP** - Analog input Unipolar/Bipolar status, 1 = unipolar, 0 = bipolar.

**SEDIFF** - Analog input channel configuration, 0 = differential, 1 = single ended.

**MA3:0** - Analog input channel mux setting (for next conversion).

## WRITE

| 7       | 6        | 5     | 4      | 3 | 2      | 1      | 0      |
|---------|----------|-------|--------|---|--------|--------|--------|
| 1/10MHz | POSTMODE | ARMED | EXTEND | - | CLRXIN | CLRXTR | CLRINT |

#### ENHANCED MODE:

The write functions of the status register are to clear certain flip-flop states, and set the Pacer clock to 1 or 10 MHz.

**CLRINT** - Clear Interrupt flip-flop when = 1. No action when = 0.

**CLRXTR** - Clear External Trigger flip-flop when = 1. No action when =0

**CLRXIN** - Clear External Interrupt flip-flop when = 1. No action when =0.

(These 'Clear' functions get automatically reset to 0 in 1 - 2 uSec).

**EXTEND** - Qualifier for bit 5-7 data. Must be set to 1 prior to setting the desired bit at 5-7.

=0, any data at bit 5-7 will be ignored and the state of the bit will not change.

The MODE bit must be =1 (Enhanced) to change the EXTEND bit.

Example: to set the 1/10MHz bit to set the Pacer time base to 10MHz:

do each step as separate write operations:

 $set\ MODE\ bit\ to\ 1\ (base\ +\ B,\ bit\ 4)$ 

*set EXTEND to 1 (base + 8, bit 4)* 

set 1/10 bit to 1 (base + 8, bit 7), be sure to leave bit 4 set as well, including bits 5/6 if desired to leave them set.

set EXTEND bit to 0, leave the bits in 5-7 set as required.

once EXTEND bit is zeroed, any writes to bits 5-7 are masked off (doesn't change).

Please note that the clear flip-flop bits in 0-2 will be active if their corresponding data bits are high during any write to base+8 in Enhanced Mode.

**ARMED** - Used with various pre and post-trigger scenarios to gate a 'residual' counter on (CTR0 of the 8254).

Counter 0 operates in Mode 0 and counts conversions, stopping the acquisition process when it reaches terminal count. =0: Counting of post-trigger samples is disabled. =1: Counting of post-trigger samples is enabled.

See also **POSTMODE**.

**POSTMODE** - Used to select whether FifoHalf Full or ADC convert starts Counter 0. Used in conjunction with PRETRIG to select a strobe to latch the Counter 0 gate. (See BASE + 10 for PRETRIG.)

Total # of counts (N) less- than-or-equal-to FIFO 1/2-full is a special case:

| Gate CTR0:     | Pretrig? <b>POSTMODE</b> |   | Ctr 0 gate strobe:            | ARMED bit is set by:          |
|----------------|--------------------------|---|-------------------------------|-------------------------------|
| fifo>N>1/2fifo | no 0                     | 0 | on last fifo half full        | Before acquisition is started |
| N>fifo         | no 0                     | 0 | on last fifo half full        | Next to last full 'packet'    |
| N <= 1/2 fifo  | no 0                     | 1 | 1st conversion                | Before acquisition is started |
| N> 1/2 fifo    | yes 1                    | 0 | on fifo half (last interrupt) | ISR on last full 'packet'     |
| N <=1/2 fifo   | yes 1                    | 1 | on the external trigger       | Before acquisition is started |

1/10MHz - Sets Pacer clock frequency. .

Bit 7 = 1, Forces Pacer clock to 10MHz. = 0, forces Pacer clock to 1MHz.

COMPATIBLE MODE:

Write to Base + 8 only clears the interrupt flip-flop (sets CLRINT only (= 1)).

#### 6.1.6 INTERRUPT AND PACER CONTROL REGISTER

BASE ADDRESS +9

Example, 309 HEX, 777 Decimal

## READ/WRITE

|     | 7    | 6      | 5      | 4      | 3     | 2      | 1      | 0      |
|-----|------|--------|--------|--------|-------|--------|--------|--------|
| ENH | INTE | HC_IS2 | HC_IS1 | HC_IS0 | XINTE | BURSTE | HC_PS1 | HC_PS0 |
| COM | INTE | HC_IS2 | HC_IS1 | HC_IS0 | XINTE | DMAEN  | HC_PS1 | HC_PS0 |

INTE =1, Analog Interrupts are enabled, =0, interrupts are disabled.

The system interrupt level is determined by the three HC\_IS0-2 bits. The interrupt source (Single AD, FIFO Half-Full, End of Burst) is selected by the two Analog Interrupt Source bits HC\_AI0 & HC\_AI1 (Base + 11). Use of external interrupt (XINTE) also requires that INTE = 1.

HC\_IS2, HC\_IS1, HC\_IS0 will map an enabled interrupt onto a specific ISA bus interrupt level. See the table below:

| HC_IS2 | HC_IS1 | HC_IS0 | Interrupt Level- Enhanced | Compatible (ref) |
|--------|--------|--------|---------------------------|------------------|
| 0      | 0      | 0      | none                      | none             |
| 0      | 0      | 1      | 11                        | none             |
| 0      | 1      | 0      | 2                         | 2                |
| 0      | 1      | 1      | 3                         | 3                |
| 1      | 0      | 0      | 10                        | none - see Note  |
| 1      | 0      | 1      | 5                         | 5                |
| 1      | 1      | 0      | 15                        | 6                |
| 1      | 1      | 1      | 7                         | 7                |

Note: Some Interrupt levels in Enhanced Mode are different from Interrupt levels in Compatible Mode. IRQ4 was dropped from the Compatible-mode IRQ's to allow a single GAL to decode all IRQ's, and since COM1 uses IRQ4, the DAS1600 will probably never use it.

**XINTE**: =1, External Interrupt enabled. =0, External Interrupt disabled. The external interrupt is a direct digital path from the 100-pin connector to the system interrupt. External Interrupt shares the Interrupt Level with the Analog Interrupt path. (Only enabled in Enhanced mode).

**BURSTE** =1, Burst Mode is enabled, =0, Burst Mode is disabled. The number of channels in the burst is determined by the Mux Hi/Lo register.

(BURST Mode also enabled by write to BASE + 406hex bit 6 as on DAS1600 series).

**HC\_PS1**, **HC\_PS0**: Controls the source of the A/D conversion Pacer according the table below:

| HC_PS1 | HC_PS0 | Pacer Source                |  |  |
|--------|--------|-----------------------------|--|--|
| 0      | 0      | Software Convert            |  |  |
| 0      | 1      | External Pacer Falling Edge |  |  |
| 1      | 0      | External Pacer Rising Edge  |  |  |
| 1      | 1      | Internal Pacer (8254)       |  |  |

#### 6.1.7 TRIGGER CONTROL/DAC RANGE SELECT REGISTER

Triggering and Gating are digital means to control pacing. Triggering means that an active edge on the DI1 pin will start the A/D Pacer; once the active edge occurs the state of the pin is don't care. Gating means that a digital level on the DI1 pin will start or stop the A/D Pacer; when the gate is active, A/D conversions are enabled. When the gate is inactive then A/D conversions are suspended, but they will resume when the gate returns to its active state. Gating and triggering both share DI1 pin and thus are mutually exclusive. External Pacing, where each A/D conversion is started by an external signal, is tied to the DI0 pin. This means that External Pacing can be combined with a Trigger/Gate function.

BASE ADDRESS +10

Example, 30A HEX, 778 Decimal

#### **WRITE**

|     | 7      | 6      | 5      | 4      | 3       | 2       | 1       | 0      |
|-----|--------|--------|--------|--------|---------|---------|---------|--------|
| ENH | DAC1R1 | DAC1R0 | DAC0R1 | DAC0R0 | PRETRIG | T/G POL | T/G SEL | T/G EN |
| COM | DAC1R1 | DAC1R0 | DAC0R1 | DACORO | -       | -       | CTR0    | TRG0   |

DACXRX ARE FOR THE 6402/12 ONLY, (FOR THE 6402/16 THESE BITS HAVE NO FUNCTION - THE DAC'S RANGES ARE SELECTED BY SWITCHES)

**DAC#R0:** Output Range select bit for DAC #. =1, range is  $\pm 5$ V or 0-5V, =0, range is  $\pm 10$ V or 0-10V.

**DAC#R1:** Output Polarity select bit for DAC #. =1, polarity is Unipolar, =0, polarity is Bipolar

| Set DAC Output Range | DAC#R1 | DAC#R0 |
|----------------------|--------|--------|
| ±5V                  | 0      | 0      |
| ±10V                 | 0      | 1      |
| 0-5V                 | 1      | 0      |
| 0-10V                | 1      | 1      |

#### ENHANCED MODE:

**T/G EN**: Trigger/Gate Enable bit

=1, DI1 pin is enabled for Trigger/Gate function.

=0, Trigger/Gate function is not used. DI1 pin is strictly used for digital input.

If pretriggering, then set T/G EN to 0 since this will gate in the CTR0OUT clock with ARMED.

**T/G SEL**: Trigger/Gate Select bit (Requires T/G EN =1)

=0, DI1 pin functions as a Gate, the active level is determined by the T/G POL bit.

=1, DI1 pins functions as a Trigger, the active edge is determined by T/G POL bit.

**T/G POL**: Trigger/Gate Polarity bit (Requires T/G EN =1 or PRETRIG = 1)

=0, if trigger, active edge is rising; if gate, active level is high.

=1, if trigger, active edge is falling; if gate, active level is low.

**PRETRIG**: Used to stop pacing a certain number of conversions after the trigger occurs.

=1, Pre-trigger Mode enabled. =0, Pre-trigger Mode disabled.

8254 Counter 0 is used as the 'Post-Trigger' counter

(Pre-trigger mode requires that T/G EN =0, and that T/G SEL =1 for edge trig)

Counter 0 clock input is generated from the Conversion Complete pulse to count the number of conversions performed. A 'Pre-trigger index' counter value can be read (as a Word) from Base + 2 to give the number of conversions that have occurred from the Trigger to the half-full or End-of-Acquisition interrupt. Since current FIFO half-full is 512 conversions this number will be in the range of 0 to 511.

### **COMPATIBLE MODE:**

**TRIG0**: Trigger/Gate Enable bit

- = 1, Enables DIN0 input to gate the pacer (external trigger/gate).
- = 0, Enables pacer gate preventing external trigger/gate control.

#### **CTR0**: Counter 0 input control

- = 1, 100 khz input to counter 0 if external counter 0 input is pulled high (or unconnected since the pin is internally pulled high).
- = 0, external clock input generates pulses to counter 0 clock input.

#### **READ**

|     | 7 | 6        | 5     | 4         | 3       | 2       | 1       | 0      |
|-----|---|----------|-------|-----------|---------|---------|---------|--------|
| ENH | - | POSTMODE | ARMED | PACERGATE | PRETRIG | T/G POL | T/G SEL | T/G EN |
| COM | - | POSTMODE | ARMED | PACERGATE | -       |         | CTR0    | TRG0   |

**ARMED -** =0: Counting of post-trigger samples is disabled. =1: Counting of post-trigger samples is enabled.

**POSTMODE - SEE REGISTER BASE+8 FOR FULL DESCRIPTION.** 

**PACERGATE** - = 0: the Gate for the 8254 PACER is off, = 1: the Pacer is on.

#### 6.1.8 COMPATIBLE MODE CONTROL REGISTER

BASE ADDRESS +11

Example, 30B HEX, 779 Decimal

#### READ/WRITE

| 7      | 6       | 5       | 4    | 3      | 2      | 1     | 0     |
|--------|---------|---------|------|--------|--------|-------|-------|
| DMA1/3 | UNI/BIP | SE/DIFF | MODE | HC_AI1 | HC_AI0 | GAIN1 | GAIN0 |

Since the DAS6402 has no switches or jumpers, certain options must be selectible for Compatible Mode. This is done by placing these selections in the Compatible Mode register. The Mode bit must be set to 1 first to allow the following bits to be changed: **DMA1/3**, **UNI/BIP**, **SE/DIFF**. The default state for all three bits is 0, which is how the DAS1600 is shipped.

#### **DMA1/3** - = 1, DMA channel 3 is selected.

= 0, DMA channel 1 is selected.

DMA is allowed only in Compatible Mode, but the DMA channel selection bit can only be changed when the board is in Enhanced mode. The programmed state will be retained when the board is switched back to Compatible mode.

#### **UNI/BIP** - = 1, Analog Front-End in Unipolar Range

= 0, Analog Front-End in Bipolar Range

UNI/BIP is used for both Compatible and Enhanced modes, but the bit can only be changed when the board is in Enhanced mode. The programmed state will be retained when the board is switched back to Compatible mode.

**SE/DIFF**: = 1, Analog Front-End in Single-ended Mode

= 0, Analog Front-End in Differential Mode

SE/DIFF is used for both Compatible and Enhanced modes, but the bit can only be changed when the board is in Enhanced mode. In Compatible mode, the number of channels is limited according to the table below. The programmed state will be retained when the board is switched back to Compatible mode.

#### MODE:

- =1, Board is configured in Enhanced Mode, which in general allows for 64 analog input channels, enhanced triggering, FIFO/REP INSW support, etc..
- =0, Board is configured in "Compatible" mode, it is software compatible to the DAS1600.

## Comparison of Features, Enhanced vs. Compatible Mode

| Feature                               | MOI                                   | DE .                                                                  |
|---------------------------------------|---------------------------------------|-----------------------------------------------------------------------|
|                                       | Normal                                | Enhanced                                                              |
| # Analog Input Channels               | 16 SE<br>8 Diff                       | 64 SE<br>32 Diff                                                      |
| # Digital I/O                         | 4 in<br>4 out                         | 8 in<br>8 out                                                         |
| External Triggering                   | Combined w/ Pacing on DIN1, gate only | Separate from Pacing, uses DIN1. Can be gate(level) or trigger (edge) |
| External Pacing                       | Combined w/ Trigger on DIN1           | Separate from Trigger, uses DIN0                                      |
| DMA                                   | yes                                   | no                                                                    |
| REP INSW                              | no                                    | yes                                                                   |
| Independent Counter at user connector | yes, CTR0                             | no, CTR0 used for pre-triggering                                      |
| Burst Mode                            | Yes                                   | Yes                                                                   |
| Interrupts                            | Single ADC<br>DMA                     | Single ADC<br>REP INSW<br>End of Burst<br>External                    |
| Pre-trigger                           | No                                    | Yes                                                                   |

In Enhanced mode, **HC\_AI1**, **HC\_AI0** select the interrupt source, which also will determine the acquisition mode the board is to be operated under. These bits are 0 in Compatible mode.

| HC_AI1 | HC_AI0 | ADC Acquisition Mode           | Interrupt Source |
|--------|--------|--------------------------------|------------------|
| 0      | 0      | Single ADC polled              | none             |
| 0      | 1      | Single ADC interrupt           | FIFO Not Empty   |
| 1      | 0      | Fifo REP INSW (512 samples)    | FIFO ½ Full      |
| 1      | 1      | Burst REP INSW ( 2-64 samples) | End of Burst     |

If pre-trigger is enabled, (allowed during a REP INSW mode, HC\_AI1=1) then an End-of-Acquisition interrupt will be enabled. This interrupt occurs a pre-determined number of conversions after the trigger. Counter 0 is programmed to count conversions after the trigger and will cause the interrupt when it counts down and reaches Terminal Count.

GAIN1, GAIN0 select the front end gain. They are valid for Enhanced or Compatible Mode.

| GAIN1 | GAIN0 | Analog Input Gain | Analog Input Voltage Range |
|-------|-------|-------------------|----------------------------|
| 0     | 0     | 1                 | 0-10V or ±10V              |
| 0     | 1     | 2                 | 0-5V or ±5V                |
| 1     | 0     | 4                 | 0-2.5V or ±2.5V            |
| 1     | 1     | 8                 | 0-1.25V or ±1.25V          |

#### 6.1.9 PACER CLOCK DATA AND CONTROL REGISTERS

#### 8254 COUNTER 0 DATA - POST TRIGGER CONVERSION COUNTER

BASE + 12

Example, 30C hex, 780 decimal

#### READ/WRITE

| 7  | 6  | 5  | 4  | 2  | 3  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 |

Counter 0 is used to count conversions to stop the acquisition when a known number of samples have occurred. It essentially is gated on when only a 'residual' number of conversions remain. The main counting of samples is done by the Interrupt Service Routine, which will increment each time by 'packets' equal to Fifo 1/2-full (Fifo 1/2-full is 512 for DAS6400). Generally the value loaded into Counter 0 is N mod 512, where N is the total count, or the post trigger count, since Total count is not known when pre-trigger is active. Counter 0 will be enabled by use of the **ARMED** bit (Base+8) when the next-to-last 1/2-full interrupt is processed.

Counter 0 is to operated in Mode 0.

#### 8254 COUNTER 1 DATA - PACER DIVIDER LOWER

BASE + 13

Example, 30D hex, 781 decimal

#### READ/WRITE

| 7  | 6  | 5  | 4  | 2  | 3  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 |

### 8254 COUNTER 2 DATA - PACER DIVIDER UPPER

BASE + 14

Example, 30E hex, 782 decimal

#### READ/WRITE

| 7  | 6  | 5  | 4  | 2  | 3  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 |

Counter 1 is the lower 16 bits of the 32-bit pacer clock divider. It's output is fed to the clock input of Counter 2 which is the upper 16-bits of the pacer clock divider. The clock input to Counter 1 is a precision oscillator source, selected by software to be 1MHz or 10MHz

Counter 2's output is called the 'Internal Pacer' and can be selected by software to the be the A/D Pacer source. Counters 1 & 2 should be configured to operate in 8254 Mode 2.

#### **8254 CONTROL REGISTER**

BASE + 15

## WRITE ONLY

|   | 7  | 6  | 5  | 4  | 2  | 3  | 1  | 0  |
|---|----|----|----|----|----|----|----|----|
| ſ | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 |

The control register is used to set the operating Modes of 8254 Counters 0,1 & 2. A counter is configured by writing the correct Mode information to the Control Register, then the proper count data must be written to the specific Counter Register. The Counters on the 8254 are 16-bit devices. Since the interface to the 8254 is only 8-bits wide, Count data is written to the Counter Register as two successive bytes. First the low byte is written, then the high byte. The Control Register is 8-bits wide. Further information can be obtained on the 8254 data sheet, available from Intel or Harris.

## **Chapter 7: CALIBRATION AND TEST**

Every board was fully tested and calibrated before being placed in finished goods inventory at the factory. For normal environments a calibration interval of 6 months to one year is recommended. If frequent variations in temperature or humidity are common then recalibrate at least once every three months. It takes less than 20 minutes to calibrate a CIO-DAS6402.

## 7.1 REQUIRED EQUIPMENT

Ideally, you will need a precision voltage source, a 4 1/2 digit digital voltmeter (5 ½ digit for the CIO-DAS-6402/16), a calculator and some wire. If you do not have a precision voltage source, you will need a non-precision source and have to make a few calculations.

You will not need an extender card to calibrate the board but you will need to have the cover off you computer with the power on, so trim pots can be adjusted during calibration. For that reason a plastic screwdriver has been supplied with your CIO-DAS6402. In the event that the screwdriver is dropped into the PC, no damage will result from short circuits.

#### 7.2 CALIBRATING THE A/D & D/A CONVERTERS

The A/D is calibrated by applying a known voltage to an analog input channel and adjusting trim pots for offset and gain. There are four trim pots requiring adjustment to calibrate the analog input section of the CIO-DAS6402. The entire procedure is described in detail in the *InstaCal<sup>TM</sup>*, calibration routine.

The CIO-DAS6402 should be calibrated for the range you intend to use it in. When the range is changed, slight variation in Zero and Full Scale may result. These variations can be measured and removed in software if necessary.

#### 8.1 VOLTAGE DIVIDERS

If you wish to measure a signal which varies over a range greater than the input range of an analog or digital input, a voltage divider can drop the voltage of the input signal to the level the analog or digital input can measure.

A voltage divider takes advantage of Ohm's law, which states,

Voltage = Current \* Resistance (
$$V = I * R$$
)

and Kirkoff's voltage law which states,

The sum of the voltage drops around a circuit will be equal to the voltage drop for the entire circuit.

Implied in the above is that any variation in the voltage drop for the circuit as a whole will have a proportional variation in all the voltage drops in the circuit.

A voltage divider takes advantage of the fact that the voltage across one of the resistors in a circuit is proportional to the voltage across the total resistance in the circuit.

The trick to using a voltage divider is to choose two resistors with the proper proportions relative to the full scale of the analog or digital input and the maximum signal voltage.

The phenomena of dropping the voltage proportionally is often called attenuation. The formula for attenuation is:

## SIMPLE VOLTAGE DIVIDER



$$Attenuation = \begin{matrix} R1 + R2 \\ ----- \\ R2 \end{matrix}$$

The variable Attenuation is the proportional difference between the signal voltage max and the full scale of the analog input.

$$2 = \begin{array}{c} 10K + 10K \\ ---- \\ 10K \end{array}$$

For example, if the signal varies between 0 and 20 volts and you wish to measure that with an analog input with a full scale range of 0 to 10 volts, the Attenuation is 2:1 or just 2.

$$R1 = (A - 1) * R2$$

For a given attenuation, pick a handy resistor and call it R2, then use this formula to calculate R1.

Digital inputs also make use of voltage dividers, for example, if you wish to measure a digital signal that is at 0 volts when off and 24 volts when on, you cannot connect that directly to the CIO-AD digital inputs. The voltage must be dropped to 5 volts max when on. The Attenuation is 24:5 or 4.8. Use the equation above to find an appropriate R1 if R2 is 1K. Remember that a TTL input is 'on' when the input voltage is greater than 2.5 volts.

IMPORTANT NOTE: The resistors, R1 and R2, are going to dissipate all the power in the divider circuit according to the equation Current = Voltage / Resistance. The higher the value of the resistance (R1 + R2) the less power dissipated by the divider circuit. Here is a simple rule:

For Attenuation of 5:1 or less, no resistor should be less than 10K.

For Attenuation of greater than 5:1, no resistor should be less than 1K.

The CIO-TERMINAL has the circuitry on board to create custom voltage dividers. The CIO-TERMINAL is a 16" by 4" screw terminal board with two 37 pin D type connectors and 56 screw terminals (12 - 22 AWG). Designed for table top, wall or rack mounting, the board provides prototype, divider circuit, filter circuit and pull-up resistor positions which you may complete with the proper value components for your application.

## 8.2 LOW PASS FILTERS

A low pass filter is placed on the signal wires between a signal and an A/D board. It stops frequencies greater than the cut off frequency from entering the A/D board's analog or digital inputs.

The key term in a low pass filter circuit is cut off frequency. The cut of frequency is that frequency above which no variation of voltage with respect to time may enter the circuit. For example, if a low pass filter had a cut off frequency of 30 Hz, the kind of interference associated with line voltage (60Hz) would be filtered out but a signal of 25Hz would be allowed to pass.

Also, in a digital circuit, a low pass filter might be used to de-bounce an input from a momentary contact button pushed by a person.

A low pass filter may be constructed from one resistor (R) and one capacitor (C). The cut off frequency is determined according to the formula (use Pi = 3.14):

$$Fc = \frac{1}{2 * Pi * R * C}$$

$$R = \frac{1}{2* \text{ Pi } * \text{ C } * \text{ Fc}}$$



```
LLGND
                                   51
                                       LLGND
                 IN 0+
                                       IN16+
                                   52
                            •
                              •
           IN0-/IN32+
                       3
                                   53
                                       IN16-/IN48+
                 IN 1+
                       4
                            •
                                   54
                                       IN17+
                                       IN17-/IN49+
           IN1-/IN33+
                                   55
                 IN2+
                       6
                                   56
                                       IN18+
           IN2-/IN34+
                                   57
                                       IN18-/IN50+
                 IN 3+
                                   58
                                       IN19+
                            •
           IN3-/IN35+ 9
                                   59
                                       IN19-/IN51+
                 IN4+ 10
                                       IN20+
            IN4-/IN36+ 11
                                   61
                                       IN20-/IN52+
                            •
                 IN5+ 12
                                       IN21+
            IN5-/IN37+ 13
                            •
                                       IN21-/IN53+
                 IN6+ 14
                                       IN22+
                                   64
                            ě
                              •
           IN6-/IN38+ 15
                                       IN22-/IN54+
                                   65
                            •
                 IN7+ 16
                                        IN 23+
                                   66
           IN7-/IN39+ 17
                                   67
                                       IN23-/IN55+
                            ě
                              •
              LLGND 18
                                   68
                                       LLGND
                            •
                 IN8+ 19
                              •
                                       IN 24+
           IN8-/IN40+ 20
                                       IN24-/IN56+
                                   70
                            •
                              •
                 IN9+ 21
                                   71
                                       IN 25+
           IN9-/IN41+ 22
                              IN25-/IN57+
                IN10+ 23
                                   73
                                       IN 26+
                            •
           IN10-/IN42+ 24
                              •
                                   74
                                       IN26-/IN58+
                            •
                IN11+ 25
                              75
                                        IN27+
           IN11-/IN43+ 26
                                       IN27-/IN59+
                                   76
                            •
                              IN12+ 27
                                   77
                                        IN 28+
           IN12-/IN44+ 28
                              •
                                        IN28-/IN60+
                                   78
                IN13+ 29
                                   79
                                       IN 29+
                            •
          IN13-/IN45+ 30
                              •
                                   80
                                       IN29-/IN61+
                            •
               IN14+ 31
                              lacktriangle
                                   81
                                       IN30+
           IN14-/IN46+ 32
                                       IN30-/IN62+
                                   82
                            •
                              ě
                IN15+ 33
                                       IN31+
           IN15-/IN47+ 34
                              lacktriangle
                                   84
                                       IN31-/IN63+
  GROUND FOR DACO 35
                                       DOUT0
                                   85
                            ě
                              •
       DACOOUTPUT 36
                                       DOUT1
  GROUND FOR DAC1
                            •
                      37
                              87
                                       DOUT2
       DAC1 OUTPUT 38
                                       DOUT3
                                   88
                            •
                              •
         CTR0 CLK IN 39
                                       CHASSIS GND
                            •
     DIN2/CTR0 GATE 40
                              +12V SUPPLY OUT
  COUNTER 0 OUTPUT 41
                                   91
                                       CHASSIS GND
                            •
                              •
    DINO/AD PACER IN 42
                                       -12V SUPPLY OUT
                            •
DIN1/AD GATE/AD TRIG 43
                                   93
                                       DIN6
                DIN 3 44
                                       DIN7
                                   94
                            •
                              •
                DIN 4 45
                                       DOUT4
                            •
                DIN 5 46
                                   96
                                       DOUT5
         -5V REF OUT 47
                                   97
                                       DOUT6
                            •
                              •
     +5V SUPPLY OUT 48
                                       DOUT7
                            •
                                       EXTERNAL INTERRUPT IN
            SSH OUT 49
                                   99
        CHASSIS GND 50
                                   100 CHASSIS GND
```

CIO-DAS6402 ANALOG SIGNAL CONNECTOR - View from rear of the computer.

The CIO-DAS6402 analog connector is a 100 pin high-density connector accessible from the rear of the PC through the expansion back plate.

The connector interfaces with the C100FF-2, two foot cable. This cable then connects directly to the CIO-TERM100 screw terminal board.

#### B.1 CIO-DAS6402/16

### Typical for 25 DegC unless otherwise specified.

**Power consumption** 

Icc: Operating 1.17A typical, 1.67A max

**Analog input section** 

A/D converter type AD976A, Successive Approximation

Resolution 16 bits

Programmable ranges  $\pm 10V, \ \pm 5V, \pm 2.5V, \ \pm 1.25V, \ 0 - 10V, \ 0 - 5V, \ 0 - 2.5V, \ 0 - 1.25V$ 

A/D pacing Programmable: internal counter or external source (DIN0, rising edge)

Data transfer Compatible: Byte wide, interrupt, software polled, DMA

Enhanced: Word wide, interrupt, software polled, REP INSW

Above via 1ksample FIFO

Burst Mode (programmable option) @ 100kHz

Polarity Unipolar/Bipolar, software selectable

Number of channels Compatible: 8 differential or 16 single-ended, software selectable

Enhanced: 32 differential or 64 single-ended, software selectable

Interrupts Programmable levels 2,3,5,7,10,11,15

Positive edge triggered

Interrupt enable Programmable interrupt enable for internal and external interrupt

Interrupt sources End-of-conversion, FIFO not empty, FIFO half full, end-of-burst, external

Trigger sources Compatible: External hardware/software (DIN0)

Enhanced: External trigger/gate (DIN1), edge/level, polarity/edge programmable.

A/D Triggering Modes Digital:

Software configurable for Edge (triggered) or level-activated (gated). Programmable polarity (rising/falling edge trigger, high/low gate).

Pre-trigger:

Unlimited pre- and post-trigger samples. Total # of samples must be > 512.

A/D conversion time 5 µs

Throughput 100KHz min Integral Linearity error ±2 LSB max

No missing codes guaranteed 16 bits

Gain drift (A/D specs)  $\pm 7$ ppm/°C, all ranges Zero drift (A/D specs)  $\pm 2$ ppm/°C, all ranges

Input leakage current (@25 Deg C) 200nA

Input impedance Min 10Meg Ohms

Absolute maximum input voltage ±15V

#### **Analog Output:**

Resolution 16 bits

Number of channels 2 Voltage Output D/A type AD660BN

Voltage Ranges  $\pm 2.5, \pm 5, \pm 10, 0-2.5, 0-5, 0-10$ , switch selectable

Offset error Adjustable to zero by potentiometer
Gain error Adjustable to zero by potentiometer

Differential nonlinearity ±1LSB max Integral nonlinearity ±1LSB max

Monotonicity Guaranteed monotonic to 15 bits over temperature

 $\begin{array}{lll} \mbox{Gain drift} & \pm 15 \mbox{ ppm/}^{\circ}\mbox{C max} \\ \mbox{Bipolar offset drift} & \pm 5 \mbox{ ppm/}^{\circ}\mbox{C max} \\ \mbox{Unipolar offset drift} & \pm 3 \mbox{ ppm/}^{\circ}\mbox{C max} \\ \end{array}$ 

D/A pacing Software D/A trigger modes N/A

Data transfer Byte or word update

Throughput System dependent (software paced)

Settling time (20V step to  $\pm \frac{1}{2}LSB$ ) 12µs typ, 19us max Settling time (10V step to  $\pm \frac{1}{2}LSB$ ) 6µs typ, 9us max Slew Rate 2.8 V/uS Typical

Current Drive ±5 mA min

Output short-circuit duration 40 mA min Continuous

Output Coupling DC

Amp Output Impedance (OP-27) 0.1 Ohms max

Miscellaneous Double buffered output latches

Update DACs individually or simultaneously (jumper selectable)

Power up and reset, all DAC's cleared to 0 volts (switch selects bipolar or

unipolar zero)

**Digital Input / Output** 

Digital Type Output: 74LS244

Input: 74LS273

Configuration Compatible: Two dedicated ports, 4 input and 4 output

Enhanced: Two dedicated ports, 8 input and 8 output

Output High 2.7 volts @ -.4mA min
Output Low 0.4 volts @ 8 mA min

Input High 2.0 volts min, 7 volts absolute max
Input Low 0.8 volts max, -0.5 volts absolute min

#### **Counter section**

Counter type 82C54

Configuration 3 down counters, 16 bits each

#### Counter 0

Compatible mode - Independent

Source: Programmable external (CTR0CLK) or 100kHz internal source).

Gate: Available at connector (DIN2).
Output: Available at connector (CTR0OUT).
Enhanced mode - ADC residual sample counter

Source: ADC Clock. Gate: Internal use.

Output: End-of-Acquisition interrupt.

## Counter 1 - ADC Pacer Lower Divider

Source: 10 MHz oscillator

Gate: Tied to Counter 2 gate, programmable source.

Output: Chained to Counter 2 Clock.

## Counter 2 - ADC Pacer Upper Divider

Source: Counter 1 Output.

Gate: Tied to Counter 1 gate, programmable source.
Output: ADC Pacer clock, available at user connector.

Clock input frequency 10Mhz max High pulse width (clock input) 30ns min Low pulse width (clock input) 50ns min Gate width high 50ns min Gate width low 50ns min Input low voltage 0.8V max 2.0V min Input high voltage Output low voltage 0.4V max Output high voltage 3.0V min

### **Environmental**

Operating temperature range 0 to 70°C Storage temperature range -40 to 100°C

Humidity 0 to 90% non-condensing

## B.2 CIO-DAS6402/12

## Typical for 25°C unless otherwise specified.

Power consumption

Icc: Operating 1.05A typical, 1.6A max

**Analog input section** 

A/D converter type ADS7800, Successive Approximation

Resolution 12 bits

Programmable ranges  $\pm 10V$ ,  $\pm 5V$ ,  $\pm 2.5V$ ,  $\pm 1.25V$ , 0 - 10V, 0 - 5V, 0 - 2.5V, 0 - 1.25VA/D pacing Programmable: internal counter or external source (DIN0, rising edge)

Data transfer Compatible: Byte wide, interrupt, software polled, DMA Enhanced: Word wide, interrupt, software polled, REP INSW

Above via 1k sample FIFO

Burst Mode (programmable option) @ 250kHz

Polarity Unipolar/Bipolar, software selectable

Number of channels Compatible: 8 differential or 16 single-ended, software selectable

Enhanced: 32 differential or 64 single-ended, software selectable

Interrupts Programmable levels 2,3,5,7,10,11,15

Positive edge triggered

Interrupt enable Programmable interrupt enable for internal and external interrupt

Interrupt sources End-of-conversion, FIFO not empty, FIFO half full, end-of-burst, external

Trigger sources Compatible: External hardware/software (DIN0)

Enhanced: External trigger/gate (DIN1), edge/level, polarity/edge programmable.

A/D Triggering Modes **Digital**:

Software configurable for Edge (triggered) or level-activated (gated). Programmable polarity (rising/falling edge trigger, high/low gate).

**Pre-trigger:** 

Unlimited pre- and post-trigger samples. Total # of samples must be > 512.

A/D conversion time 3 μs

Throughput 333KHz min Differential Linearity error  $\pm .75$  LSB Integral Linearity error  $\pm .5$  LSB

No missing codes guaranteed 12 bits

Gain drift (A/D specs)  $\pm 6ppm/^{\circ}C$ , all ranges Zero drift (A/D specs)  $\pm 1ppm/^{\circ}C$ , all ranges

Input leakage current (@25 Deg C) 200nA

Input impedance Min 10Meg Ohms

Absolute maximum input voltage  $\pm 15V$ 

#### **Analog Output:**

Resolution 12 bits

Number of channels 2 Voltage Output

D/A type AD7237

Voltage Ranges  $\pm 10V, \pm 5V, 0-5V, 0-10V$ . Software programmable

Offset error Adjustable to zero by potentiometer
Gain error Adjustable to zero by potentiometer

Differential nonlinearity ±1LSB max Integral nonlinearity ±1LSB max

Monotonicity Guaranteed monotonic over temperature

D/A Gain drift  $\pm 15 \text{ ppm/}^{\circ}\text{C max}$ D/A Bipolar offset drift  $\pm 5 \text{ ppm/}^{\circ}\text{C max}$ D/A Unipolar offset drift  $\pm 3 \text{ ppm/}^{\circ}\text{C max}$ 

D/A pacing Software D/A trigger modes N/A

Data transfer Byte or word update

Throughput System dependent (software paced)

Settling time (20V step to  $\pm \frac{1}{2}LSB$ ) 5 µs typ, 8 µs max

Slew Rate  $4V/\mu s$  typ

Current Drive  $\pm 2$  mA min
Output short-circuit duration  $\pm 25$  mA indefinite

Output Coupling DC

Amp Output Impedance (AD711) 0.1 Ohms max

Miscellaneous Double buffered output latches

Power up and reset, all DAC's cleared to 0 volts

**Digital Input / Output** 

Digital Type Output: 74LS244

Input: 74LS273

Configuration Compatible: Two dedicated ports, 4 input and 4 output

Enhanced: Two dedicated ports, 8 input and 8 output

Output High 2.7 volts @ -.4mA min
Output Low 0.4 volts @ 8 mA min

Input High 2.0 volts min, 7 volts absolute max Input Low 0.8 volts max, -0.5 volts absolute min

#### **Counter section**

Counter type 82C54

Configuration 3 down counters, 16 bits each

#### Counter 0

Compatible mode - Independent

Source: Programmable external (CTR0CLK) or 100kHz internal source).

Gate: Available at connector (DIN2).
Output: Available at connector (CTR0OUT).
Enhanced mode - ADC residual sample counter

Source: ADC Clock. Gate: Internal use.

Output: End-of-Acquisition interrupt.

Counter 1 - ADC Pacer Lower Divider

Source: 10 MHz oscillator

Gate: Tied to Counter 2 gate, programmable source.

Output: Chained to Counter 2 Clock.

Counter 2 - ADC Pacer Upper Divider

Source: Counter 1 Output.

Gate: Tied to Counter 1 gate, programmable source. Output: ADC Pacer clock, available at user connector.

Clock input frequency 10Mhz max High pulse width (clock input) 30ns min Low pulse width (clock input) 50ns min Gate width high 50ns min Gate width low 50ns min Input low voltage 0.8V max Input high voltage 2.0V min Output low voltage 0.4V max Output high voltage 3.0V min

#### **Environmental**

Operating temperature range  $0 \text{ to } 70^{\circ}\text{C}$ Storage temperature range  $-40 \text{ to } 100^{\circ}\text{C}$ 

Humidity 0 to 90% non-condensing

## **EC Declaration of Conformity**

| Part Number    | Description             |
|----------------|-------------------------|
| CIO-DAS6402/16 | 16-Bit Analog I/O Board |
| CIO-DAS6402/12 | 12-Bit Analog I/O Board |

to which this declaration relates, meets the essential requirements, is in conformity with, and CE marking has been applied according to the relevant EC Directives listed below using the relevant section of the following EC standards and other normative documents:

EU EMC Directive 89/336/EEC: Essential requirements relating to electromagnetic compatibility.

EU 55022 Class B: Limits and methods of measurements of radio interference characteristics of information technology equipment.

**EN 50082-1**: EC generic immunity requirements.

IEC 801-2: Electrostatic discharge requirements for industrial process measurement and control equipment.

**IEC 801-3**: Radiated electromagnetic field requirements for industrial process measurements and control equipment.

IEC 801-4: Electrically fast transients for industrial process measurement and control equipment.

Carl Haapaoja, Director of Quality Assurance